![]() |
L3 cache i TLB
Sto su to L3 cache i TLB?
|
Citiraj:
Ako te pak zanima sto se na tu temu dogadjalo konkretno u aemdeju ovih dana, baci oko na slijedece linkove DailyTech - Understanding AMD's "TLB" Processor Bug "How does the TLB erratum occur? All AMD quad-core processors utilize a shared L3 cache. In instances where the software utilizes nested memory pages, this processor will experience a race condition. " http://www.dailytech.com/Understandi...rticle9915.htm http://techreport.com/discussions.x/13721 http://techreport.com/discussions.x/13724 http://www.digitimes.com/mobos/a20071224PD200.html |
Citiraj:
Google Is Your Friend http://www.filenanny.com/files/44f7b...oogle-girl.jpg L3 cache = treće razredni "keš" dosta veći i sporiji od L2 cachea koji je isto dosta sporiji i veći od L1 cachea. Translation Lookaside Buffer (TLB) is a CPU cache that is used by memory management hardware to improve the speed of virtual address translation. All current desktop and server processors (such as x86) use a TLB. A TLB has a fixed number of slots containing page table entries, which map virtual addresses onto physical addresses. It is typically a content-addressable memory (CAM), in which the search key is the virtual address and the search result is a physical address. If the requested address is present in the TLB, the CAM search yields a match very quickly, after which the physical address can be used to access memory. If the requested address is not in the TLB, the translation proceeds using the page table, which is slower to access. Furthermore, the translation takes significantly longer if the translation tables are swapped out into secondary storage, which a few systems allow. ostatak članka |
hvala
|
Sva vremena su GMT +2. Sada je 22:51. |
Powered by vBulletin®
Copyright ©2000 - 2025, Jelsoft Enterprises Ltd.
© 1999-2024 PC Ekspert - Sva prava pridržana ISSN 1334-2940
Ad Management by RedTyger